Linköping University: Students Alumni Trade and Industry/Society Internal Search
brese_VLSI12

Test Planning for Core-based 3D Stacked ICs with Through-Silicon Vias

Breeta SenGupta
 
Urban Ingelsson
Erik Larsson

25th International Conference on VLSI Design (VLSI 2012), Hyderabad, India, January 7-11, 2012.

ABSTRACT
Test planning for core-based 3D stacked ICs with trough-silicon vias (3D TSV-SIC) is different from test planning for non-stacked ICs as the same test schedule cannot be applied both at wafer sort and package test. In this paper, we assume a test flow where each chip is tested individually at wafer sort and jointly at package test. We define cost functions and test planning optimization algorithms for non-stacked ICs, 3D TSVSICs with two chips and 3D TSV-SICs with an arbitrary number of chips. We have implemented our techniques and experiments show significant reduction of test cost.


Related files:
brese_VLSI12.pdfAdobe Acrobat portable document


[SIL12] Breeta SenGupta, Urban Ingelsson, Erik Larsson, "Test Planning for Core-based 3D Stacked ICs with Through-Silicon Vias", 25th International Conference on VLSI Design (VLSI 2012), Hyderabad, India, January 7-11, 2012.
( ! ) perl script by Giovanni Squillero with modifications from Gert Jervan   (v3.1, p5.2, September-2002-)