An Integrated Framework for the Design and Optimization of SOC Test Solutions
SOC (System-on-a-Chip) Testing for Plug and Play Test Automation. Book Series: FRONTIERS IN ELECTRONIC TESTING, Volume 21, Krishnendu Chakrabarty (editor) Kluwer Academic Publishers, ISBN 1-4020-7205-8, September 2002, pp. 21-36
http://www.springeronline.com/sgw/cda/frontpage/0,11855,5-40106-22-33347525-0,00.html
ABSTRACT
We propose an integrated framework for the design of SOC test solutions, which includes a set of algorithms for early design space exploration as well as extensive optimization for the final solution. The framework deals with test scheduling, test access mechanism design, test sets selection, and test resource placement. Our approach minimizes the test application time and the cost of the test access mechanism while considering constraints on tests and power consumption. The main feature of our approach is that it provides an integrated design environment to treat several different tasks at the same time, which were traditionally dealt with as separate problems. We have made an implementation of the proposed heuristic used for the early design space exploration and an implementation based on Simulated Annealing for the extensive optimization. Experiments on several benchmarks and industrial designs show the usefulness and efficiency of our approach.
Related files: |
soc02.pdf | Adobe Acrobat portable document |
[LP02] Erik Larsson, Zebo Peng, "An Integrated Framework for the Design and Optimization of SOC Test Solutions", SOC (System-on-a-Chip) Testing for Plug and Play Test Automation. Book Series: FRONTIERS IN ELECTRONIC TESTING, Volume 21, Krishnendu Chakrabarty (editor) Kluwer Academic Publishers, ISBN 1-4020-7205-8, September 2002, pp. 21-36 |
|